Simulink automatically generates Verilog. How should it run on FPGA

I have generated Verolig from part of the module, how do I run this part of Verilog on the FPGA?
“bufen”This subsystem has generated Verilog.And need to measure the time used to run on FPGA.
I plan to run the original algorithm on MATLAB and only this small part on FPGA.

Respuestas (1)

Sahas
Sahas el 19 de Dic. de 2024
Hi @wang,
As per my understanding you would like to deploy a small part of your Simulink model on FPGA. I would recommend you to make a separate module and manage the input and outputs using a wrapper.
To deploy your algorithm from Simulink or MATLAB to an FPGA, refer to the following MathWorks examples and documentation links:
I hope this would help you get started!

Productos

Versión

R2022a

Etiquetas

Preguntada:

el 21 de Mzo. de 2023

Respondida:

el 19 de Dic. de 2024

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by