FPGA in the Loop minimum clock frequency
1 visualización (últimos 30 días)
Mostrar comentarios más antiguos
I want to do an FPGA simulation with a small clock frequency. However filWizard does not allow to give smaller than 5MHz to the design. How to achieve this? Thanks.
0 comentarios
Respuestas (1)
Madhu Varshini
el 14 de Jun. de 2022
To get FPGA simulation with a small clock frequency, try increasing oversampling factor of the design. The Oversampling factor delays output, thereby clock frequency can go low.
You can refer the following link for more detail about target frequency:
You can refer the following link to get more information about FPGA system clock frequency, you can refer the following link:
You can refer the following link to get more detail about relation between sampling frequency, FPGA clock frequency and oversampling factor, you can refer the following link.
0 comentarios
Ver también
Categorías
Más información sobre FPGA, ASIC, and SoC Development en Help Center y File Exchange.
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!