Borrar filtros
Borrar filtros

HDL coder Clocking Module

3 visualizaciones (últimos 30 días)
shauk
shauk el 7 de Mayo de 2017
Comentada: shauk el 8 de Mayo de 2017
Hallo
Can any one explain me how the clocking module works when i am generating HDL code from a simulink model For example lets say i have 44.1 kHz input signal and then two interpolation filter one with 32 upsample and second with 8 upsample, so my output frequency is 11.2 MHz. How does simulink make sure that they all get the correct clock module?

Respuestas (1)

Bharath Venkataraman
Bharath Venkataraman el 7 de Mayo de 2017
Please take a look at the documentation for single and multiple clocking modes in HDL Coder.
  1 comentario
shauk
shauk el 8 de Mayo de 2017
hallo
thanks for the link, please correct me if i am wrong. So when creating a deign simulink already provides the clock bundle in the design which we can not see but is in the vhdl file. while doing the pin planning for the fpga do we need to put the clock enable as a input pin? and supply the clock enable value to the design using a clock module?

Iniciar sesión para comentar.

Categorías

Más información sobre Code Generation en Help Center y File Exchange.

Etiquetas

Productos

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by